集成电路先进封装材料
上QQ阅读APP看本书,新人免费读10天
设备和账号都新为新人

参考文献

[1]中国半导体行业协会封装分会.中国半导体封装测试产业调研报告(2020年版)[R].2020.

[2]中国半导体行业协会封装分会.中国半导体封装测试产业调研报告(2019年版)[R].2019.

[3]中国半导体行业协会封装分会.中国半导体封装测试产业调研报告(2018年版)[R].2018.

[4]中国半导体行业协会封装分会.中国半导体封装测试产业调研报告(2017年版)[R].2017.

[5]TONG H M,LAI Y S,WONG C P.Advanced Flip Chip Packaging[M].Springer,New York Heidelberg Dordrecht London,2013.

[6]Advanced IC packaging technologies,materials and markets[R].New Venture Research Corp.2017.

[7]CHARLES A.HARPER.电子封装与互连手册(第四版)[M].贾松良,蔡坚,沈卓身,等译.北京:电子工业出版社,2009.

[8]International Technology Roadmap for Semiconductors:Assembly and Packaging[J].The International Technology Roadmap for Semiconductors,2009.

[9]国家集成电路封测产业链技术创新战略联盟.中国集成电路封测产业链技术创新路线图[M].北京:电子工业出版社,2013.

[10]IVY Q,ORANNA Y,GARY S,et al.Advances in Wire Bonding Technology for 3D Die Stacking and Fan Out Wafer Level Package[C]//2017 IEEE 67th Electronic Components and Technology Conference(ECTC):1309-1315.

[11]CURTIS Z,LEE S,JEFF N.Surface mount assembly and board level reliability for high density POP(Package-On-Package)utilizing through mold via interconnect technology[C]//Proceedings of the SMTA International Conference,Orlando,Florida,August 17-21,2008.

[12]UKSONG K,CHUNG H J,SEONGMOO H,et al.8GB 3D DDR3 DRAM using through-silicon-via technology [C]//2009 IEEE International Solid-State Circuits Conference-Digest of Technical Papers:130-132.